pt45
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.2, June 2006 LatticeSC Family Data Sheet Introduction June 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
VCC12.
LFSC25
900-Ball
pt45
|
transistor pt36c
Abstract: datasheet transistor pt36C PT35c transistor pt36c microprocessor block diagram of plc pt35c transistor pt42c PT42C transistor BC 157 PLC Communication cables pin diagram
Text: Data Sheet November, 2003 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL 3.3V and LVCMOS (2.5 V and 1.8 V) I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:
|
Original
|
PDF
|
sink/12
transistor pt36c
datasheet transistor pt36C
PT35c transistor
pt36c
microprocessor block diagram of plc
pt35c
transistor pt42c
PT42C
transistor BC 157
PLC Communication cables pin diagram
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.1, June 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.4b, February 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
SC115
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.6, August 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PT43C
Abstract: PR41C pin diagram of ic 7495 shift register CORE F5A Y 928 K00 064 PT42C 21-INPUT pr46c OR4E10 k72 u2
Text: Preliminary Data Sheet August 2000 ORCA Series 4 Field-Programmable Gate Arrays Programmable Features • ■ High-performance platform design. — 0.13 µm seven-level metal technology. — Internal performance of >250 MHz four logic levels . — I/O performance of >416 MHz for all user I/Os.
|
Original
|
PDF
|
DS00-221FPGA
PT43C
PR41C
pin diagram of ic 7495 shift register
CORE F5A
Y 928 K00 064
PT42C
21-INPUT
pr46c
OR4E10
k72 u2
|
2-bit comparator
Abstract: LFSC3GA15E-5F900I PR77A PR55D pr94a diode transistor pt36c pt36C PB110C pb127d PB138
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.8, November 2007 LatticeSC/M Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
2-bit comparator
LFSC3GA15E-5F900I
PR77A
PR55D
pr94a diode
transistor pt36c
pt36C
PB110C
pb127d
PB138
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.5, March 2007 LatticeSC Family Data Sheet Introduction March 2007 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LFSC25
FF1020
LFSC80
|
PB68C
Abstract: LFSCM3GA40EP1
Text: LatticeSC Family Data Sheet DS1004 Version 01.4a, January 2007 LatticeSC Family Data Sheet Introduction November 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
LVPECL33
SC115
PB68C
LFSCM3GA40EP1
|
Untitled
Abstract: No abstract text available
Text: Data Sheet January 3, 2002 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL and LVCMOS 3.3 V, 2.5 V, and 1.8 V I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:
|
Original
|
PDF
|
sink/12
DS01-174NCIP
DS01-024NCIP)
|
transistor pt36c
Abstract: stm cl-30 datasheet transistor pt36C transistor pt42c pt36c PT42C pt8a ap13.6 diode PT35c transistor PR25D
Text: Data Sheet March, 2003 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL 3.3V and LVCMOS (2.5 V and 1.8 V) I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:
|
Original
|
PDF
|
sink/12
OR4E06-1BM680I
transistor pt36c
stm cl-30
datasheet transistor pt36C
transistor pt42c
pt36c
PT42C
pt8a
ap13.6 diode
PT35c transistor
PR25D
|
ROSENBERGER 32K243
Abstract: PL80B 32K243 fairchild aa30 pr77a Rosenberger HW-USBN-2A Schematic HW-USB PT60 PR76A
Text: LatticeSC PCI Express x8 Evaluation Board User’s Guide April 2007 Revision: EB19_01.3 LatticeSC PCI Express x8 Evaluation Board User’s Guide Lattice Semiconductor Introduction This user’s guide describes the LatticeSC PCI Express x8 Evaluation Board featuring the LatticeSC
|
Original
|
PDF
|
LFSCM3GA80EP1-6FC1152C
im02SMT
1000PF-0402SMT
ROSENBERGER 32K243
PL80B
32K243
fairchild aa30
pr77a
Rosenberger
HW-USBN-2A Schematic
HW-USB
PT60
PR76A
|
Untitled
Abstract: No abstract text available
Text: LatticeSC Family Data Sheet DS1004 Version 01.3, August 2006 LatticeSC Family Data Sheet Introduction August 2006 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
110mW
|
transistor pt36c
Abstract: PT18C datasheet transistor pt36C transistor pt42c pt36c pt35c transistor pt31C pt31c PL34C PT36c transistor
Text: Preliminary Data Sheet December 2000 ORCA Series 4 Field-Programmable Gate Arrays Programmable Features • ■ High-performance platform design. — 0.13 µm seven-level metal technology. — Internal performance of >250 MHz four logic levels . — I/O performance of >416 MHz for all user I/Os.
|
Original
|
PDF
|
DS01-024NCIP
DS00-221FPGA)
transistor pt36c
PT18C
datasheet transistor pt36C
transistor pt42c
pt36c
pt35c
transistor pt31C
pt31c
PL34C
PT36c transistor
|
|
pt36c equivalent
Abstract: PT21C CORE F5A k72 u2 128x8 rom
Text: Data Sheet April, 2002 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL and LVCMOS 3.3 V, 2.5 V, and 1.8 V I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:
|
Original
|
PDF
|
OR4E062BM680-DB
OR4E061BA352-DB
OR4E061BM680-DB
OR4E04
OR4E06
DS01-174NCIP
DS01-024NCIP)
pt36c equivalent
PT21C
CORE F5A
k72 u2
128x8 rom
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 01.9, January 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 132 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
transistor pt36c
Abstract: PT35c transistor pt36c PT42C transistor pt42c T146 ap13.6 diode PT 9732 MPC8260 MPC860
Text: Data Sheet May, 2006 ORCA Series 4 FPGAs Introduction • Traditional I/O selections: — LVTTL 3.3V and LVCMOS (2.5 V and 1.8 V) I/Os. — Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance. — Individually programmable drive capability:
|
Original
|
PDF
|
sink/12
OR4E06-1BM680I
transistor pt36c
PT35c transistor
pt36c
PT42C
transistor pt42c
T146
ap13.6 diode
PT 9732
MPC8260
MPC860
|
Untitled
Abstract: No abstract text available
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.0, March 2008 LatticeSC/M Family Data Sheet Introduction January 2008 Preliminary Data Sheet DS1004 Features • High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
|
PB110C
Abstract: PB124A pt36C SCM15 BA5 904 AF P PL80B PR55D pr94a diode transistor pt36c transistor pt42c
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.3, January 2010 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features – 1 to 7.8 Mbits memory – True Dual Port/Pseudo Dual Port/Single Port – Dedicated FIFO logic for all block RAM
|
Original
|
PDF
|
DS1004
DS1004
500MHz
700MHz
600Mbps
125Gbps)
1A-10
1152-ball
1704-ball
PB110C
PB124A
pt36C
SCM15
BA5 904 AF P
PL80B
PR55D
pr94a diode
transistor pt36c
transistor pt42c
|
PR78A
Abstract: pr77a 2n2222 sot23 PR85A PR80C PR81A PL80B 22HP037 fairchild aa11 47H16M16BG
Text: LatticeSC PCI Express x4 Evaluation Board User’s Guide September 2009 Revision: EB31_01.2 LatticeSC PCI Express x4 Evaluation Board User’s Guide Lattice Semiconductor Introduction This user’s guide describes the LatticeSC PCI Express x4 Evaluation Board featuring the LatticeSC
|
Original
|
PDF
|
LFSCM3GA80EP1-6FC1152C
10NF-0603SMT
100NF-0603SMT
29CD032G
PR78A
pr77a
2n2222 sot23
PR85A
PR80C
PR81A
PL80B
22HP037
fairchild aa11
47H16M16BG
|
transistor pt36c
Abstract: pt36c equivalent datasheet transistor pt36C transistor bc 5763 datasheet OR4E06 PT35c transistor pt36c transistor pt42c CD0308 OR4E02-1BA352I
Text: ORCA Series 4 FPGA Device Datasheet June 2010 All Devices Discontinued! Product Change Notifications PCNs #09-10 has been issued to discontinue all devices in this data sheet. The original datasheet pages have not been modified and do not reflect those changes.
|
Original
|
PDF
|
OR4E02
OR4E04
OR4E02-3BA352C
OR4E02-2BA352C
OR4E02-1BA352C
OR4E02-2BA352I
OR4E02-1BA352I
OR4E02-3BM416C
OR4E02-2BM416C
OR4E02-1BM416C
transistor pt36c
pt36c equivalent
datasheet transistor pt36C
transistor bc 5763 datasheet
OR4E06
PT35c transistor
pt36c
transistor pt42c
CD0308
OR4E02-1BA352I
|
PB97A
Abstract: PR45C pr77a
Text: LatticeSC/M Family Data Sheet DS1004 Version 02.4, December 2011 LatticeSC/M Family Data Sheet Introduction January 2010 Data Sheet DS1004 Features High Performance FPGA Fabric • 15K to 115K four input Look-up Tables LUT4s • 139 to 942 I/Os • 700MHz global clock; 1GHz edge clocks
|
Original
|
PDF
|
DS1004
DS1004
700MHz
600Mbps
125Gbps)
105mW
1A-10
1152-ball
1704-ball
PB97A
PR45C
pr77a
|
CORE F5A
Abstract: No abstract text available
Text: Preliminary Data Sheet August 2000 m i c r o e le c t r o n ic s group Lucent Technologies Bell Labs Innovations ORCA Series 4 Field-Programmable Gate Arrays Programmable Features • High-performance platform design. — 0.13 pm seven-level metal technology.
|
OCR Scan
|
PDF
|
DS00-221FPGA
CORE F5A
|
Iskra relay
Abstract: PR-59 PRB41 pr41c 59C0110 ISKRA PR59C VAC 5048 8 pin relay Socket 60.12 PR58B
Text: APPLICATION DESIGN Type PR 41 — PR 59 relays are designed fo r applica tion in industrial automation, power distribution, trans portation equipment, etc. fo r controlling, signalling, and protection purposes. The line of these relays in cludes DC and AC versions in the range from 6 to
|
OCR Scan
|
PDF
|
PRB41
Iskra relay
PR-59
PRB41
pr41c
59C0110
ISKRA
PR59C
VAC 5048
8 pin relay Socket 60.12
PR58B
|