TWO BUTTERFLIES Search Results
TWO BUTTERFLIES Result Highlights (5)
Part | ECAD Model | Manufacturer | Description | Download | Buy |
---|---|---|---|---|---|
LM103H-3.3/883 |
|
Two Terminal Voltage Reference | |||
LM103H-3.3 |
|
Two Terminal Voltage Reference, 1 Output, 3.3V, BIPolar, MBCY2, HERMETIC SEALED, TO-46, METAL, CAN-2 | |||
74FST3861Q |
|
10-BIT, TWO PORT BUS/SWT | |||
74FST3861P |
|
10-BIT, TWO PORT BUS/SWT | |||
74FST3861PG |
|
10-BIT, TWO PORT BUS/SWT |
TWO BUTTERFLIES Datasheets Context Search
Catalog Datasheet | MFG & Type | Document Tags | |
---|---|---|---|
radix-2 dit fft flow chart
Abstract: 16 point DIF FFT using radix 4 fft 16 point DIF FFT using radix 2 fft 8 point fft radix-2 DIT FFT C code radix-2 Butterfly two butterflies ADSP-2100
|
Original |
10-bit radix-2 dit fft flow chart 16 point DIF FFT using radix 4 fft 16 point DIF FFT using radix 2 fft 8 point fft radix-2 DIT FFT C code radix-2 Butterfly two butterflies ADSP-2100 | |
YR13
Abstract: PDSP16116
|
Original |
PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit YR13 | |
FULL SUBTRACTOR using 41 MUX
Abstract: PDSP16318A MIL-883 PDSP16116 PDSP16116A 32 bit barrel shifter circuit diagram using mux DIODE bfp 86 GC144 YR13
|
Original |
PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit FULL SUBTRACTOR using 41 MUX PDSP16318A MIL-883 32 bit barrel shifter circuit diagram using mux DIODE bfp 86 GC144 YR13 | |
fft processor
Abstract: XC2V6000 XC2V10000 PATHFINDER-2
|
Original |
XC2V10000 fft processor XC2V6000 PATHFINDER-2 | |
parallel Multiplier Accumulator based on Radix-2
Abstract: DS3707 PDSP16116 PDSP16116A PDSP16318A subtractor using TTL CMOS GG144 4 bit binary full adder and subtractor 32-bit adder block diagram for barrel shifter
|
Original |
PDSP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit parallel Multiplier Accumulator based on Radix-2 PDSP16318A subtractor using TTL CMOS GG144 4 bit binary full adder and subtractor 32-bit adder block diagram for barrel shifter | |
Untitled
Abstract: No abstract text available
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s | |
64 point radix 4 FFT
Abstract: radix-2 16 point DFT butterfly graph 64 point FFT radix-4 16 point DIF FFT using radix 4 fft 64-point core i3 16-Point SB JY transistor YA
|
Original |
N/16-point 16-point 64-point 1024-point 64 point radix 4 FFT radix-2 16 point DFT butterfly graph 64 point FFT radix-4 16 point DIF FFT using radix 4 fft core i3 SB JY transistor YA | |
32 bit adder
Abstract: PDSP16116 MIL-883 PDSP16116A PDSP16318
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s 32 bit adder MIL-883 PDSP16318 | |
4 bit barrel shifter circuit for left shift
Abstract: No abstract text available
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s 4 bit barrel shifter circuit for left shift | |
ALU of 4 bit adder and subtractor
Abstract: MIL-883 PDSP16116 PDSP16116A PDSP16318 logic diagram to setup adder and subtractor using
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s ALU of 4 bit adder and subtractor MIL-883 PDSP16318 logic diagram to setup adder and subtractor using | |
logic diagram to setup adder and subtractor
Abstract: YR10 FFT 1024 point implementing ALU with adder/subtractor PR11 MIL-883 PDSP16116 PDSP16116A PDSP16318 tag l9 230
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s logic diagram to setup adder and subtractor YR10 FFT 1024 point implementing ALU with adder/subtractor PR11 MIL-883 PDSP16318 tag l9 230 | |
subtractor using TTL CMOS
Abstract: ALU of 4 bit adder and subtractor implementing ALU with adder/subtractor B.A pass course date sheet logic diagram to setup adder and subtractor m6 90 v-0 MIL-883 PDSP16116 PDSP16116A PDSP16318
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s subtractor using TTL CMOS ALU of 4 bit adder and subtractor implementing ALU with adder/subtractor B.A pass course date sheet logic diagram to setup adder and subtractor m6 90 v-0 MIL-883 PDSP16318 | |
Untitled
Abstract: No abstract text available
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 PDSP16318s | |
Untitled
Abstract: No abstract text available
|
Original |
PDSP16116/A DS3707 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 | |
|
|||
144 pin pga
Abstract: PDSP16116 PDSP16116A PDSP16318 diode b10
|
Original |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 144 pin pga PDSP16318 diode b10 | |
DSP56000
Abstract: DSP56001 c code iir filter radix-2 DIT FFT C code radix-2 fft 64-point DSP56001R27
|
Original |
DSP56001 27-MHz DSP56001. 20-tap DSP56000/DSP56001 DSP56000 c code iir filter radix-2 DIT FFT C code radix-2 fft 64-point DSP56001R27 | |
FULL SUBTRACTOR using 41 MUX
Abstract: DS3707 32 bit barrel shifter circuit diagram using multi bfp mark diode YI11 MT52L1G32D4PG-107 WT:B TR
|
OCR Scan |
SP16116 DS3707 PDSP16116 16x16 32-bit PDSP16116A PDSP16318A, 20MHz FULL SUBTRACTOR using 41 MUX 32 bit barrel shifter circuit diagram using multi bfp mark diode YI11 MT52L1G32D4PG-107 WT:B TR | |
DS3707
Abstract: No abstract text available
|
OCR Scan |
SP16116 DS3707 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit | |
barrel shifter block diagram
Abstract: parallel Multiplier Accumulator based on Radix-2 ALU of 4 bit adder and subtractor CD11N TTL ALU of 4 bit adder and subtractor radix-2 YIO 98 PDSP16116 PDSP16116A PDSP16318
|
OCR Scan |
PDSP16116/A/MC DS3858 PDSP16116A PDSP16116/A PDSP16318, 10MHz PDSP16116 barrel shifter block diagram parallel Multiplier Accumulator based on Radix-2 ALU of 4 bit adder and subtractor CD11N TTL ALU of 4 bit adder and subtractor radix-2 YIO 98 PDSP16318 | |
bfp mark diode
Abstract: 32-bit adder PS2187 PDSP16330 plessey logic diagram to setup adder and subtractor using PDSP16116 IC to design 2 by 2 binary multiplier PDSP1601 PDSP16318 YR13
|
OCR Scan |
PDSP16116 PDSP16116 100ns 16x16 PDSP16318, 10MHz PDSP16318 bfp mark diode 32-bit adder PS2187 PDSP16330 plessey logic diagram to setup adder and subtractor using IC to design 2 by 2 binary multiplier PDSP1601 YR13 | |
Untitled
Abstract: No abstract text available
|
OCR Scan |
PDSP16116 100ns 16x16 PDSP16318, 10MHz PS2187 | |
bfp 11A diode
Abstract: No abstract text available
|
OCR Scan |
DS3707 PQSP16116A PDSP16116/A PDSP16318, PDSP16116A 10MHz PDSP16116MC bfp 11A diode | |
Untitled
Abstract: No abstract text available
|
OCR Scan |
PDSP16116A PDSP16116/A 16x16 PDSP16318A, 20MHz | |
Untitled
Abstract: No abstract text available
|
OCR Scan |
DS3707 16X16 PDSP16116 32-bit PDSP16116A PDSP16318A, 20MHz 20-bit |