Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
|
74lv4046
Abstract: SN74LV4046AD LV4046A SN74LV4046A LV4046 SN74LV4046APWR
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
74lv4046
SN74LV4046AD
LV4046A
LV4046
SN74LV4046APWR
|
74lv4046
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
74lv4046
|
Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
|
A115-A
Abstract: C101 CD4046B
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
A115-A
C101
CD4046B
|
LW046A
Abstract: A115-A C101 CD4046B
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
LW046A
A115-A
C101
CD4046B
|
Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
|
Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
|
LW046A
Abstract: A115-A C101 CD4046B
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
LW046A
A115-A
C101
CD4046B
|
LW046A
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656C – FEBRUARY 2006 – REVISED APRIL 2007 FEATURES • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656C
000-V
A114-A)
A115-A)
LW046A
|
Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656B – FEBRUARY 2006 – REVISED AUGUST 2006 FEATURES • • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656B
000-V
A114-A)
A115-A)
|
LW046A
Abstract: CD74HC4046
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656B – FEBRUARY 2006 – REVISED AUGUST 2006 FEATURES • • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656B
000-V
A114-A)
A115-A)
LW046A
CD74HC4046
|
Untitled
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656B – FEBRUARY 2006 – REVISED AUGUST 2006 FEATURES • • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656B
000-V
A114-A)
A115-A)
|
LW046A
Abstract: CD74HC4046 CD4046b A115-A C101 74lv4046 cd4046b application
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656A – FEBRUARY 2006 – REVISED FEBRUARY 2006 FEATURES • • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656A
000-V
A114-A)
A115-A)
LW046A
CD74HC4046
CD4046b
A115-A
C101
74lv4046
cd4046b application
|
|
LW046A
Abstract: No abstract text available
Text: SN74LV4046A HIGH-SPEED CMOS LOGIC PHASE-LOCKED LOOP WITH VCO www.ti.com SCES656B – FEBRUARY 2006 – REVISED AUGUST 2006 FEATURES • • • • • • • Choice of Three Phase Comparators – Exclusive OR – Edge-Triggered J-K Flip-Flop – Edge-Triggered RS Flip-Flop
|
Original
|
PDF
|
SN74LV4046A
SCES656B
000-V
A114-A)
A115-A)
LW046A
|
MAX202
Abstract: RS232 MAX202 MAX213 AN441 APP4417 MAX200 MAX211 4-417
Text: Maxim > App Notes > Power-Supply Circuits Keywords: RS-232 transceiver, bipolar supply rails, charge pumps, flip-flops Aug 06, 2009 APPLICATION NOTE 4417 Transceiver IC Generates ±30V By: Nick Allen-Rowlandson Zeeshawn Shameem Abstract: This application note explains how an RS-232 transceiver and a few external components can be
|
Original
|
PDF
|
RS-232
MAX202
MAX202)
com/an4417
MAX200:
MAX211:
MAX213:
AN4417,
RS232 MAX202
MAX213
AN441
APP4417
MAX200
MAX211
4-417
|
5 input nand gate
Abstract: 5 input nand gate dtl BL5D-7.9A DTL 950 DTL 9157 "NAND Gate"
Text: FAIRCHILD DIGITAL DTL DTL MICROLOGIC Item 1 Cont'd DEVICE NO. 948 Description RS Flip-Flop Logic/Connection Diagram Package(s) G18 3I,5F,6A,9A 2 949 Quad 2-Input NAND Gate G10 3I,5F,6A,9A 3 950 A-C Coupled RS Flip-Flop G19 3I,5F,6A,9A 4 951 M onostable M ultivibrator
|
OCR Scan
|
PDF
|
10-Input
5 input nand gate
5 input nand gate dtl
BL5D-7.9A
DTL 950
DTL 9157
"NAND Gate"
|
DTL 9157
Abstract: DTL 950 5 input nand gate dtl DTL Fairchild 937 949 dtl 5 input nand gate DTL Fairchild DTL Fairchild 9109 936 dtl
Text: FAIRCHILD DIGITAL DTL DTL MICROLOGIC It m Cont’d DEVICE NO. Description Logic/Connection Diagram Packag (s) 1 948 RS Flip-Flop G18 3I,5F,6A,9A 2 949 Quad 2-Input NAND Gate G10 3I,5F,6A,9A 3 950 A-C Coupled RS Flip-Flop G19 3I,5F,6A,9A 4 951 Monostable Multivibrator
|
OCR Scan
|
PDF
|
10-Input
DTL 9157
DTL 950
5 input nand gate dtl
DTL Fairchild 937
949 dtl
5 input nand gate
DTL Fairchild
DTL Fairchild 9109
936 dtl
|
RS flip-flop
Abstract: 951 Monostable Multivibrator micrologic rs-flip-flop nand gate DTL Fairchild "power nand gate" 937 fairchild logic gate nand flip-flop 948
Text: FAIRCHILD DIGITAL - DTL DTL MICROLOGIC Item Cont’d Description DEVICE NO. Logic/Connection Diagram Package(s) 1 948 RS Flip-Flop G18
|
OCR Scan
|
PDF
|
10-lnput
RS flip-flop
951 Monostable Multivibrator
micrologic
rs-flip-flop
nand gate
DTL Fairchild
"power nand gate"
937 fairchild
logic gate nand
flip-flop 948
|
Untitled
Abstract: No abstract text available
Text: 273 54F/74F273 Connection Diagrams Octal D Flip-Flop T— r ' - M R p ~ H rS rz a ht edge-triggered D-type flip-flops with individual D The common buffered Clock CP and Master Reset n ^ re s e i (clear) all flip-flops simultaneously. The register is full
|
OCR Scan
|
PDF
|
54F/74F273
54F/74F
|
IC 74175
Abstract: H1322 sylvania logic
Text: Sylvania ECG Sem ico nd ucto rs ECG74174, LS174, S174, 74175, LS175, S175 Hex/Quad D Flip-Flops with Clear These positive-edge-triggered flip-flop s u tilize T T L c irc u itry to im plem ent D t y p e flip -flo p logic. A ll have a d ire ct clear in p u t, and the quad 1 7 5 versions feature
|
OCR Scan
|
PDF
|
ECG74174,
LS174,
LS175,
S17te
LS175
IC 74175
H1322
sylvania logic
|
74F109
Abstract: 74LS245N I74F109D I74F109N N74F109D N74F109N
Text: Product specification Philips S em ico n d u cto rs-S ig n e tics FAST Products Positive J -K positive edge-triggered flip-flops FEATURE TYPE • Industrial temperature range available -40°C to +85°C 74F109 DESCRIPTION The 74F109 is a dual positive edgetriggered JK-type flip-flop featuring in
|
OCR Scan
|
PDF
|
74F109
20-pin
300-mil)
D/D24
24-pin
28-pin
40-pin
74LS245N
I74F109D
I74F109N
N74F109D
N74F109N
|
54F109
Abstract: GDFP2-F16 GDIP1-T16 S54C
Text: P ro d u ct sp ecifica tio n P h ilip s S e m ic o n d u c to rs M ilitary F A S T P ro d u cts Flip-flop 54F109 Th e J K design allow s operation a s a D flip-flop by tying the J and K inputs together. DESCRIPTION Th e 54 F109 is a dual positive edge-triggered JK-type flip-flop
|
OCR Scan
|
PDF
|
54F109
500ns
7110flSb
GDFP2-F16
GDIP1-T16
S54C
|
7496 truth table
Abstract: 7496 7496 5-bit shift right shift register 9396 9396 7496 ScansUX991
Text: TTL/MSI 9396/5496, 7496 5—BIT SHIFT REGISTER DESCRIPTION - The TTL/MSI 9396/5496, 7496 5-Bit Shift Register consists of five RS master/ slave flip-flops connected to perform parallel-to-serial or serial-to-parallel conversion of binary data. Since both inputs and outputs to all flip-flops are accessible, parallel-in/parallel-out or
|
OCR Scan
|
PDF
|
|